DevJobs

Senior VLSI Verification Engineer

Overview
Skills
  • multi-core designs
  • UVM
  • System Verilog
  • SoC architecture
  • RDMA
  • pre-silicon functional unit level verification
  • packet processing
  • InfiniBand
  • full chip verification
  • Ethernet
  • CPU subsystems
  • cluster verification
  • AI workloads
  • Networking workloads
  • FPGA prototyping
  • performance validation
  • formal verification
  • emulation

We are looking for a Senior Verification Engineer to be a significant part in developing a complex and innovative SoC chip in a start-up company.

Taking full ownership of entire domain, defining the verification strategy, writing, and executing verification plan in system Verilog UVM.


About Us:

VLSI group is responsible for the development of NeuReality next generation SoC for AI Compute. The development starts from product definition through architecture, design, verification and up to implementation.

The complex SoC is a high-performance device running AI compute for vision and audio processing, with technologies from multi-disciplines.


Requirements:


  • 5+ years of experience as a Verification Engineer.
  • B.Sc./M.Sc. in Electrical/Computer Engineering from a leading university.
  • Strong knowledge of System Verilog and UVM methodology.
  • Experience in pre-silicon functional unit level/cluster/full chip verification.
  • Experience in verification of packet processing/Ethernet/RDMA/InfiniBand
  • Familiarity with SoC architecture, CPU subsystems, and multi-core designs.


Advantages

  • Knowledge of formal verification and emulation/FPGA prototyping.
  • Exposure to AI/Networking workloads and performance validation.

NeuReality